Hardware Outline Character Rasterization
dc.contributor.author | Morgan, Marc | en_US |
dc.contributor.author | Hersch, Roger D. | en_US |
dc.contributor.editor | A. Kaufman | en_US |
dc.date.accessioned | 2014-02-06T14:15:18Z | |
dc.date.available | 2014-02-06T14:15:18Z | |
dc.date.issued | 1991 | en_US |
dc.description.abstract | This paper presents the design and implementation of an application specific integrated circuit (ASIC) for real-time rasterization of characters described by their outline based on vertical scan-conversion and flag fill algorithms. The chip acts as a coprocessor which rasterizes outline fonts given by Bezier splines and straight line segments. It generates high quality fonts at a rate 30 times higher than the equivalent assembly language code on a 16 MHz M68020. | en_US |
dc.description.seriesinformation | Eurographics Workshop on Graphics Hardware | en_US |
dc.identifier.isbn | - | en_US |
dc.identifier.issn | - | en_US |
dc.identifier.uri | https://doi.org/10.2312/EGGH/EGGH91/103-115 | en_US |
dc.publisher | The Eurographics Association | en_US |
dc.title | Hardware Outline Character Rasterization | en_US |
Files
Original bundle
1 - 1 of 1